*Result*: Introduction to Memristive HTM Circuits

Title:
Introduction to Memristive HTM Circuits
Authors:
Source:
MODID-6d55e02e354:IntechOpen
Publisher Information:
IntechOpen
Publication Year:
2018
Document Type:
*Academic Journal* article in journal/newspaper
File Description:
application/pdf
Language:
English
ISBN:
978-953-51-3947-8
953-51-3947-9
DOI:
10.5772/intechopen.70123
Accession Number:
edsbas.A8C33E7F
Database:
BASE

*Further Information*

*Hierarchical temporal memory (HTM) is a cognitive learning algorithm intended to mimic the working principles of neocortex, part of the human brain said to be responsible for data classification, learning, and making predictions. Based on the combination of various concepts of neuroscience, it has already been shown that the software realization of HTM is effective on different recognition, detection, and prediction making tasks. However, its distinctive features, expressed in terms of hierarchy, modularity, and sparsity, suggest that hardware realization of HTM can be attractive in terms of providing faster processing speed as well as small memory requirements, on-chip area, and total power consumption. Despite there are few works done on hardware realization for HTM, there are promising results which illustrate effectiveness of incorporating an emerging memristor device technology to solve this open-research problem. Hence, this chapter reviews hardware designs for HTM with specific focus on memristive HTM circuits.*